<thead id="fflbj"><font id="fflbj"><cite id="fflbj"></cite></font></thead>
    <progress id="fflbj"><thead id="fflbj"><font id="fflbj"></font></thead></progress>

            曙海教育集團
            上海:021-51875830 北京:010-51292078
            西安:029-86699670 南京:4008699035
            成都:4008699035 武漢:027-50767718
            廣州:4008699035 深圳:4008699035
            沈陽:024-31298103 石家莊:4008699035☆
            全國統一報名免費電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
            首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
            嵌入式OS--4G手機操作系統
            嵌入式硬件設計
            Altium Designer Layout高速硬件設計
            開發語言/數據庫/軟硬件測試
            芯片設計/大規模集成電路VLSI
            其他類
             
              Synopsys TetraMAX EDA培訓
               入學要求

                    學員學習本課程應具備下列基礎知識:
                    ◆ 電路系統的基本概念。

               班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
                   每期人數限3到5人。
               上課時間和地點
            上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
            最近開課時間(周末班/連續班/晚班)
            Synopsys TetraMAX EDA培訓:2020年3月16日
               實驗設備
                 ☆資深工程師授課

                    
                    ☆注重質量
                    ☆邊講邊練

                    ☆合格學員免費推薦工作

                    ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                    專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
                    得到大家的認同,受到用人單位的廣泛贊譽。

                    ★實驗設備請點擊這兒查看★
               最新優惠
                   ◆請咨詢客服。
               質量保障

                    1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
                    2、培訓結束后,授課老師留給學員聯系方式,保障培訓效果,免費提供課后技術支持。
                    3、培訓合格學員可享受免費推薦就業機會。

              Synopsys TetraMAX EDA培訓
            培訓方式以講課和實驗穿插進行

            課程描述:

            ?

            OVERVIEW

            In this two-day workshop, you will learn how use TetraMAX?--Synopsys' ATPG Tool for SOC design--to perform the following tasks:

            • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
            • Describe the test protocol and test pattern timing using STIL
            • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
            • Troubleshoot fault coverage problems
            • Save and validate test patterns
            • Troubleshoot simulation failures

            This class includes an overview of the fundamentals of manufacturing test, such as:

            • What is manufacturing test?
            • Why perform manufacturing test?
            • What is a stuck-at fault?
            • What is a scan chain?

            This class also includes a brief overview of the DSM Test Failure Diagnosis and Adaptive Scan features in TetraMAX?.

            ?

            OBJECTIVES

            At the end of this workshop the student should be able to:

            • Incorporate TetraMAX? ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
            • Create a STIL Test Protocol File for a design by using QuickSTIL menus or commands, DFT Compiler or from scratch
            • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
            • Customize a Test Protocol for a design that requires special circuit initialization, scan shift or capture procedures or pattern timing
            • Describe when and how to use at least four options to increase test coverage and/or decrease the number of required test patterns
            • Save test patterns in a proper format for simulation and transfer to an ATE
            • Validate test patterns using STIL Direct Pattern Validation

            AUDIENCE PROFILE

            ASIC, SoC or Test Engineers who perform ATPG at the Chip or SoC level.

            ?

            PREREQUISITES

            To benefit the most from the material presented in this workshop, students should: Have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:

            • Understanding the differences between manufacturing and design verification testing
            • Stuck-at fault model
            • Internal and boundary scan chains
            • Scan shift and capture violations
            • Major scan design-for-test rules concerning flip-flops, latches and bi-directional/tri-state drivers
            • Tradeoffs between having single or multiple
            • Understanding of digital IC logic design
            • Working knowledge of Verilog or VHDL language
            • Familiarity with UNIX workstations running X-windows
            • Familiarity with vi, emacs, or other UNIX text editors

            COURSE OUTLINE

            ?

            第一階段:

            Introduction to ATPG Test

            Building ATPG Models

            Running DRC

            Controlling ATPG

            ?

            第二階段:

            Minimizing ATPG Patterns

            Writing ATPG Patterns

            Pattern Validation

            Diagnosis

            ??? Conclusion

            538在线视频二三区视视频